PMZR_EL0, Performance Monitors Zero with Mask

The PMZR_EL0 characteristics are:

Purpose

Zero the set of counters specified by the mask written to PMZR_EL0.

Configuration

External register PMZR_EL0 bits [63:0] are architecturally mapped to AArch64 System register PMZR_EL0[63:0].

This register is present only when FEAT_PMUv3_EXT is implemented and FEAT_PMUv3p9 is implemented. Otherwise, direct accesses to PMZR_EL0 are RES0.

PMZR_EL0 is in the Core power domain.

Attributes

PMZR_EL0 is a 64-bit register.

This register is part of the PMU block.

Field descriptions

6362616059585756555453525150494847464544434241403938373635343332
313029282726252423222120191817161514131211109876543210
RES0F0
CP30P29P28P27P26P25P24P23P22P21P20P19P18P17P16P15P14P13P12P11P10P9P8P7P6P5P4P3P2P1P0

Bits [63:33]

Reserved, RES0.

F0, bit [32]
When FEAT_PMUv3_ICNTR is implemented:

Zero PMICNTR_EL0.

F0Meaning
0b0

Write is ignored.

0b1

Set PMICNTR_EL0 to zero.

Accessing this field has the following behavior:


Otherwise:

Reserved, RES0.

C, bit [31]

Zero PMCCNTR_EL0.

CMeaning
0b0

Write is ignored.

0b1

Set PMCCNTR_EL0 to zero.

Accessing this field has the following behavior:

P<m>, bit [m], for m = 30 to 0

Zero PMEVCNTR<m>_EL0.

P<m>Meaning
0b0

Write is ignored.

0b1

Set PMEVCNTR<m>_EL0 to zero.

Accessing this field has the following behavior:

Accessing PMZR_EL0

Accesses to this register use the following encodings:

Accessible at offset 0xCA0 from PMU


21/03/2025 17:53; 154105dd5041532b480d9ef0c018b8420cbe5c19

Copyright © 2010-2025 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.